N3P for 12-core will be used for Client and server lineup, there is no need for 12-core to use N2 process. Plus my source told me long time ago.
HP and HD are same die just different power TDP. Some of the power analysis are based on my calculation in AMD ARM threads. Not confirm but pretty sure...
It would not surprise me at all for client to be on N3P while DC is on N2.
AMD Publicly said Venice is N2
... and I suspect that all variants of DC EPYC Zen 6 will be N2.
What I DON'T believe is that AMD will lower their core count or memory bandwidth per CCD.
With that in mind, I don't see AMD going below 1 memory channel per CCD. So 1 IOD = 4 memory channels and 4 CCD's makes perfect sense to me.
It ALSO doesn't make sense to me to create a 32c CCD in this arrangement since the bandwidth per core would be cut in half from Turin. Also, as I have stated and shown repeatedly, a 32c CCD would be very large compared to last generation (around double).
There are many reasons I have listed above to believe that the CCD core counts will not double as is being suggested. The only reason that I can see for people to believe in the 32c CCD is that the want it to be true.
I am just seeing it to be highly impractical from several points of engineering.
Perhaps I am missing something?