Question Zen 6 Speculation Thread

Page 115 - Seeking answers? Join the AnandTech community: where nearly half-a-million members share solutions and discuss the latest tech.

Tigerick

Senior member
Apr 1, 2022
734
689
106
that's... made up? why are you confident in N3 for 12C classic? why is there a random jump from HP to HD in 192->256? reduce+reuse is like the whole motto of chiplets.
N3P for 12-core will be used for Client and server lineup, there is no need for 12-core to use N2 process. Plus my source told me long time ago.

HP and HD are same die just different power TDP. Some of the power analysis are based on my calculation in AMD ARM threads. Not confirm but pretty sure...
 
Reactions: 511 and Darkmont

Joe NYC

Diamond Member
Jun 26, 2021
3,015
4,396
106
Here is the breakdown of Venice SP7 and SP8:
  1. SP8: 96-core (N3P, 8x12-core, 384MB) + 1 IOD 8-channel
  2. SP8: 128-core HP (N2, 4x32-core, 512MB) + 1 IOD 8-channel
  3. SP7: 192-core HP (N2, 6x32-core, 768MB) + 2 IOD 16-channel
  4. SP7: 256-core HD (N2, 8x32-core, 1024MB) + 2 IOD 16-channel

The N3P 12 core highly unlikely

And the number of CCDs, memory channels and IODs has no consistency.
 

LightningZ71

Platinum Member
Mar 10, 2017
2,159
2,612
136
You're forgetting that there are "die recovery options" where they use dice that have one or more failed cores. 4 x 24 enabled core die works for 96 core products. I just don't expect to see that.
 
Reactions: marees

OneEng2

Senior member
Sep 19, 2022
539
766
106
N3P for 12-core will be used for Client and server lineup, there is no need for 12-core to use N2 process. Plus my source told me long time ago.

HP and HD are same die just different power TDP. Some of the power analysis are based on my calculation in AMD ARM threads. Not confirm but pretty sure...
It would not surprise me at all for client to be on N3P while DC is on N2.
AMD Publicly said Venice is N2
... and I suspect that all variants of DC EPYC Zen 6 will be N2.

What I DON'T believe is that AMD will lower their core count or memory bandwidth per CCD.

With that in mind, I don't see AMD going below 1 memory channel per CCD. So 1 IOD = 4 memory channels and 4 CCD's makes perfect sense to me.

It ALSO doesn't make sense to me to create a 32c CCD in this arrangement since the bandwidth per core would be cut in half from Turin. Also, as I have stated and shown repeatedly, a 32c CCD would be very large compared to last generation (around double).

There are many reasons I have listed above to believe that the CCD core counts will not double as is being suggested. The only reason that I can see for people to believe in the 32c CCD is that the want it to be true.

I am just seeing it to be highly impractical from several points of engineering.

Perhaps I am missing something?
 

Joe NYC

Diamond Member
Jun 26, 2021
3,015
4,396
106
It would not surprise me at all for client to be on N3P while DC is on N2.

I think the point you are missing is that it is only the chiplet based CPUs that will be N2. In other words, premium products: Server, premium desktop, premium notebook.

For premium products the small cost difference matters less top tier performance.

For lower tier products in consumer sparce, AMD will likely have monolithic designs, and those could be N3P

... and I suspect that all variants of DC EPYC Zen 6 will be N2.

What I DON'T believe is that AMD will lower their core count or memory bandwidth per CCD.

With that in mind, I don't see AMD going below 1 memory channel per CCD. So 1 IOD = 4 memory channels and 4 CCD's makes perfect sense to me.

It ALSO doesn't make sense to me to create a 32c CCD in this arrangement since the bandwidth per core would be cut in half from Turin. Also, as I have stated and shown repeatedly, a 32c CCD would be very large compared to last generation (around double).

The core count for highest core CPU would go from 192 to 256, which is +33%. But 2 things will happen:
- Memory speeds will go up, including introduction of MrDIMM by the time Venice launches
- L3 per core doubles, with 32 cores being in the same pool (which helps the hit rate further).

There are many reasons I have listed above to believe that the CCD core counts will not double as is being suggested. The only reason that I can see for people to believe in the 32c CCD is that the want it to be true.

I am just seeing it to be highly impractical from several points of engineering.

Perhaps I am missing something?

Core counts double per CCD, not per CPU package. Number of CCDs goes down from 12 (Turin Dense) to 8 (Venice Dense) - if my understanding is correct.
 
Reactions: inquiss

Joe NYC

Diamond Member
Jun 26, 2021
3,015
4,396
106
AFAIK we are still waiting for a proper Zen 5 CCD analysis. It remains to be answered how well the 8c vs 16c CCD scales.

Which would not be exactly apples to apples comparison, with number of differences:
- bandwidth limit per CCD
- 2 MB vs. 4 MB L3 cache
- same sized pool for L3 for double the cores

Both are limiting scaling on Zen 5. But with Zen 6
- bandwidth limit per CCD increased
- same 4 MB L3 cache
- the pool for L3 cache scales linearly with cores, which could IMPROVE scaling.
 
Reactions: inquiss

adroc_thurston

Diamond Member
Jul 2, 2023
5,538
7,724
96
Which would not be exactly apples to apples comparison, with number of differences:
- bandwidth limit per CCD
- 2 MB vs. 4 MB L3 cache
- same sized pool for L3 for double the cores

Both are limiting scaling on Zen 5. But with Zen 6
- bandwidth limit per CCD increased
- same 4 MB L3 cache
- the pool for L3 cache scales linearly with cores, which could IMPROVE scaling.
yeah venice is good stuff.
next.
 
Reactions: Joe NYC

CakeMonster

Golden Member
Nov 22, 2012
1,606
783
136
Any info on updated chipset or refreshes for consumer desktop? I guess we we ever get another 2 or 4 more PCIE lanes (at best) it will probably be with Z7...?
 
sale-70-410-exam    | Exam-200-125-pdf    | we-sale-70-410-exam    | hot-sale-70-410-exam    | Latest-exam-700-603-Dumps    | Dumps-98-363-exams-date    | Certs-200-125-date    | Dumps-300-075-exams-date    | hot-sale-book-C8010-726-book    | Hot-Sale-200-310-Exam    | Exam-Description-200-310-dumps?    | hot-sale-book-200-125-book    | Latest-Updated-300-209-Exam    | Dumps-210-260-exams-date    | Download-200-125-Exam-PDF    | Exam-Description-300-101-dumps    | Certs-300-101-date    | Hot-Sale-300-075-Exam    | Latest-exam-200-125-Dumps    | Exam-Description-200-125-dumps    | Latest-Updated-300-075-Exam    | hot-sale-book-210-260-book    | Dumps-200-901-exams-date    | Certs-200-901-date    | Latest-exam-1Z0-062-Dumps    | Hot-Sale-1Z0-062-Exam    | Certs-CSSLP-date    | 100%-Pass-70-383-Exams    | Latest-JN0-360-real-exam-questions    | 100%-Pass-4A0-100-Real-Exam-Questions    | Dumps-300-135-exams-date    | Passed-200-105-Tech-Exams    | Latest-Updated-200-310-Exam    | Download-300-070-Exam-PDF    | Hot-Sale-JN0-360-Exam    | 100%-Pass-JN0-360-Exams    | 100%-Pass-JN0-360-Real-Exam-Questions    | Dumps-JN0-360-exams-date    | Exam-Description-1Z0-876-dumps    | Latest-exam-1Z0-876-Dumps    | Dumps-HPE0-Y53-exams-date    | 2017-Latest-HPE0-Y53-Exam    | 100%-Pass-HPE0-Y53-Real-Exam-Questions    | Pass-4A0-100-Exam    | Latest-4A0-100-Questions    | Dumps-98-365-exams-date    | 2017-Latest-98-365-Exam    | 100%-Pass-VCS-254-Exams    | 2017-Latest-VCS-273-Exam    | Dumps-200-355-exams-date    | 2017-Latest-300-320-Exam    | Pass-300-101-Exam    | 100%-Pass-300-115-Exams    |
http://www.portvapes.co.uk/    | http://www.portvapes.co.uk/    |