Question Zen 6 Speculation Thread

Page 147 - Seeking answers? Join the AnandTech community: where nearly half-a-million members share solutions and discuss the latest tech.

eek2121

Diamond Member
Aug 2, 2005
3,366
4,968
136
Oh god, we're going to enjoy so many extrapolations from that slide. Jfc.
Not really, if anything, they are derailing hype trains before they hype. Client will see a small IPC bump and a small bump in clocks. It’ll be entertaining to see all the double talking from folks like MLID, etc.
That's quite a bump from 12ch of DDR5 6400.

Also having EPYC refreshed in just a year.

This is very un-AMD-ish.
Competition is nipping at their heals, and by that I don’t mean Intel.
 

511

Platinum Member
Jul 12, 2024
2,371
2,062
106
Not really, if anything, they are derailing hype trains before they hype. Client will see a small IPC bump and a small bump in clocks. It’ll be entertaining to see all the double talking from folks like MLID, etc.

Competition is nipping at their heals, and by that I don’t mean Intel.
In DC thay are in CPUs at least .
 

yuri69

Senior member
Jul 16, 2013
657
1,166
136
Not really, if anything, they are derailing hype trains before they hype. Client will see a small IPC bump and a small bump in clocks. It’ll be entertaining to see all the double talking from folks like MLID, etc.
IMO there has been no hype train for the Zen 6 client. It's always been rumored to be a fairly boring incremental Zen 5 with removed ancient IOD baggage.
 

Io Magnesso

Junior Member
Jun 12, 2025
11
4
36
Even if you say you're catching up, tell me Only NVIDIA's ARM ISA's own design CPU
Qualcomm is also trying to participate, but to be honest, I can only see the ending being crushed by existing players with my current ability... personally
 

511

Platinum Member
Jul 12, 2024
2,371
2,062
106
Exactly I see no reason why any hyper scaler wants to buy Qualcomm ARM Chips when they can simply make their own.
 
Last edited:

OneEng2

Senior member
Sep 19, 2022
600
848
106
Lisa just confirmed Venice is on 2nm at their AI event today.
Woot! Still, this doesn't mean that all flavors of Venice are N2 (although it could mean that).
View attachment 125414

Current reveal from advancing AI

1.27x perf/core * 1.33x more cores = 1.7x perf gain?
4 CCD's per IOD and max 4 IOD -> each CCD is 16 cores.
Sounds about right. The 9965 is already 500 W tho... and even though N2P's power savings is good, 500 W is pushing it.
I heard somewhere that SP7 could support up to 1000W. I fully expect that Venice will draw more power than Zen 5 due to more cores and much more powerful IOD.
Must be, as 256/12 (c Venice CCD) would be 21.3 CCD 🤷🏽‍♂️
See my math above. I am pretty sure we are looking at a 16c CCD.
 

SteinFG

Senior member
Dec 29, 2021
717
853
106
The linked baidu post also shows CCD--IOD arrangements on SP7 (pictured: 2 IODs, 8 32c CCDs) and SP8 (pictured: 2 IODs, 8 12c CCDs).
Interesting how they are doing IOD halves for both SP7 and SP8.
For SP7, each IOD-half has 48 gen6 lanes, 4 gen4 lanes, and 8 mem ch.
For SP8, each IOD-half has 64 gen6 lanes, 4 gen4 lanes, and 4 mem ch.
 

BorisTheBlade82

Senior member
May 1, 2020
695
1,094
136
Woot! Still, this doesn't mean that all flavors of Venice are N2 (although it could mean that).

4 CCD's per IOD and max 4 IOD -> each CCD is 16 cores.

I heard somewhere that SP7 could support up to 1000W. I fully expect that Venice will draw more power than Zen 5 due to more cores and much more powerful IOD.

See my math above. I am pretty sure we are looking at a 16c CCD.
Then you are pretty much alone with your line of thinking. Every piece of information and every half credible leak points to 32c for Venice Dense and 12c for Venice and Desktop.
 

StefanR5R

Elite Member
Dec 10, 2016
6,502
10,110
136
For what it's worth, AMD's "Advancing AI 2025" slides do not have an end note which would go into details of their 1.7x compute performance statement.

Meanwhile, AMD just switched to giving MI350X and MI355X theoretical peak performance with sparsity (since earlier this week at the ISC 2025 show floor, previously they stated such throughput projections without sparsity). I.e., who is to say that AMD stick to their old ways of stating EPYC performance?

slightly edited for more clarity
 
Last edited:

511

Platinum Member
Jul 12, 2024
2,371
2,062
106
For what it's worth, AMD's "Advancing AI 2025" slides do not have an end note which would go into details of their 1.7x compute performance statement.

Meanwhile, AMD just switched from giving MI350X and MI355X theoretical peak performance with sparsity (since earlier this week at the ISC 2025 show floor, earlier they stated such throughput projections without sparsity). I.e., who is to say that AMD stick to their old ways of stating EPYC performance?
Until we get Spec2017 with sparsity support I guess the CPU performance will be done the old ways.
 
Reactions: CouncilorIrissa

OneEng2

Senior member
Sep 19, 2022
600
848
106
Interesting how they are doing IOD halves for both SP7 and SP8.
For SP7, each IOD-half has 48 gen6 lanes, 4 gen4 lanes, and 8 mem ch.
For SP8, each IOD-half has 64 gen6 lanes, 4 gen4 lanes, and 4 mem ch.

Then you are pretty much alone with your line of thinking. Every piece of information and every half credible leak points to 32c for Venice Dense and 12c for Venice and Desktop.
A 32c CCD with 2 IOD's = 256 cores sure enough. I just wonder how you are going to feed 256 cores with only 8 channels of DDR5 8000 (assuming that each IOD has 4 channels).

I suppose if Venice Dense doesn't have to move much through memory per thread this would work. I would think that they would need more bandwidth per core than that to be effective.

Of course, the original rumor that each IOD would support 4 CCD's and 4 channels of memory could be incorrect. It could support 4 CCD's and 8 channels of memory. That would make more sense for a 32c CCD.

So what is the speculation on the NON dense Turin then?
 
Reactions: Thibsie

inquiss

Senior member
Oct 13, 2010
454
669
136
A 32c CCD with 2 IOD's = 256 cores sure enough. I just wonder how you are going to feed 256 cores with only 8 channels of DDR5 8000 (assuming that each IOD has 4 channels).

I suppose if Venice Dense doesn't have to move much through memory per thread this would work. I would think that they would need more bandwidth per core than that to be effective.

Of course, the original rumor that each IOD would support 4 CCD's and 4 channels of memory could be incorrect. It could support 4 CCD's and 8 channels of memory. That would make more sense for a 32c CCD.

So what is the speculation on the NON dense Turin then?
You feed it with 12 channel memory
 

Saylick

Diamond Member
Sep 10, 2012
3,891
9,033
136
Uh, you do realize that there was a picture a month ago or so with Lisa and the CEO of TSMC holding up a Wafer with "first 2nm product Venice CCD" writtenon it or something like that. So 2nm for Venice was already confirmed long ago...
lol, I totally forgot about that. Been so busy with work that I haven't been paying much attention to hardware news as much.
 

OneEng2

Senior member
Sep 19, 2022
600
848
106
You feed it with 12 channel memory
Lets assume you meant 16 , and we are talking DDR8000.

Current Turin D has 192 cores fed with 12 channels of DDR6000.... or 375MT/core

Venice D would have 256 cores fed with 16 channels of DDR8000 ..... or 500MT/core. So you are correct, this would be an improvement over Turin D and make a great deal of sense.

The current desktop Zen 5 has 16 cores and 2 channels of DDR5600 .... or 933MT/core.

Of course, Turin D 192c is limited to a max of 3.7Ghz while desktop Zen 5 can clock to 5.7Ghz. I think that we have clearly seen that desktop Zen 5 is not currently memory bandwidth bound (unless someone can show me differently).

It's kinda looking to me like Turin D will be quite balanced in its memory bandwidth to core ratio.


There are two different sIODs.
It certainly appears that way. Are you saying that Turin (non D) will use the other one?
 
Jul 27, 2020
25,005
17,378
146
There are so many designs in flight at Intel now that even if it is officially Zen V: the Return of Conroe I don't see anything dominating like Conroe did for so long.
Zen IV: A New Hope. AMD brings AVX-512 to the masses.

Zen V: The Empire Strikes Back. Or it was supposed to but Darth Gelsinger's lightsaber failed to go off at the wrong moment.

Zen VI: Return of the Jedi. Intel's Death Star goes kaput.
 
sale-70-410-exam    | Exam-200-125-pdf    | we-sale-70-410-exam    | hot-sale-70-410-exam    | Latest-exam-700-603-Dumps    | Dumps-98-363-exams-date    | Certs-200-125-date    | Dumps-300-075-exams-date    | hot-sale-book-C8010-726-book    | Hot-Sale-200-310-Exam    | Exam-Description-200-310-dumps?    | hot-sale-book-200-125-book    | Latest-Updated-300-209-Exam    | Dumps-210-260-exams-date    | Download-200-125-Exam-PDF    | Exam-Description-300-101-dumps    | Certs-300-101-date    | Hot-Sale-300-075-Exam    | Latest-exam-200-125-Dumps    | Exam-Description-200-125-dumps    | Latest-Updated-300-075-Exam    | hot-sale-book-210-260-book    | Dumps-200-901-exams-date    | Certs-200-901-date    | Latest-exam-1Z0-062-Dumps    | Hot-Sale-1Z0-062-Exam    | Certs-CSSLP-date    | 100%-Pass-70-383-Exams    | Latest-JN0-360-real-exam-questions    | 100%-Pass-4A0-100-Real-Exam-Questions    | Dumps-300-135-exams-date    | Passed-200-105-Tech-Exams    | Latest-Updated-200-310-Exam    | Download-300-070-Exam-PDF    | Hot-Sale-JN0-360-Exam    | 100%-Pass-JN0-360-Exams    | 100%-Pass-JN0-360-Real-Exam-Questions    | Dumps-JN0-360-exams-date    | Exam-Description-1Z0-876-dumps    | Latest-exam-1Z0-876-Dumps    | Dumps-HPE0-Y53-exams-date    | 2017-Latest-HPE0-Y53-Exam    | 100%-Pass-HPE0-Y53-Real-Exam-Questions    | Pass-4A0-100-Exam    | Latest-4A0-100-Questions    | Dumps-98-365-exams-date    | 2017-Latest-98-365-Exam    | 100%-Pass-VCS-254-Exams    | 2017-Latest-VCS-273-Exam    | Dumps-200-355-exams-date    | 2017-Latest-300-320-Exam    | Pass-300-101-Exam    | 100%-Pass-300-115-Exams    |
http://www.portvapes.co.uk/    | http://www.portvapes.co.uk/    |